Article ID: 000085733 Content Type: Error Messages Last Reviewed: 08/31/2015

Warning (205007): Truncated pin name in IBIS Output File to "IBIS pin name" to comply with IBIS 3.2/4.0/4.1 standard

Environment

  • Quartus® II Subscription Edition
  • BUILT IN - ARTICLE INTRO SECOND COMPONENT
    Description

    Versions 4.1 and earlier of the IBIS specification restrict the length of the signal_name column to 20 characters or less.  When an FPGA deisgn has a top level port name that is longer than 20 characters, the Quartus® II software must truncate the name of the port to match the 20 character limit.

    Resolution

    For Arria® V, Stratix® V and Cyclone® V devices, the Quartus II software supports generation of IBIS models to the more recent 4.2 and 5.0 versions of the IBIS specification which have an incerased 40 character limit on the signal_name column.

    For Stratix V devices, the IBIS version may be selected by selecting the EDA Tool Settings: Board-Level category in the Settings dialog box available from the Assignments menu.

    For Arria V and Cyclone V devices, the assignment must be added manually to the Quartus Settings (.qsf) file.
    The assignment is:

    set_global_assignment -name EDA_IBIS_SPECIFICATION_VERSION <version> -section_id eda_board_design_signal_integrity

    Version may be set to 4P2 for version 4.2 support and 5P0 for version 5.0 support.

     

    Related Products

    This article applies to 14 products

    Arria® V GX FPGA
    Cyclone® V GT FPGA
    Arria® V GT FPGA
    Arria® V GZ FPGA
    Cyclone® V E FPGA
    Cyclone® V GX FPGA
    Arria® V ST SoC FPGA
    Cyclone® V SE SoC FPGA
    Cyclone® V ST SoC FPGA
    Cyclone® V SX SoC FPGA
    Stratix® V E FPGA
    Stratix® V GS FPGA
    Stratix® V GT FPGA
    Stratix® V GX FPGA