Triple-Speed Ethernet Intel® FPGA IP Release Notes

ID 683215
Date 4/01/2024
Public
Document Table of Contents

2.7. Triple-Speed Ethernet Intel® FPGA IP v19.4.0

Table 10.  v19.4.0 2021.06.23
Quartus® Prime Version Description Impact
21.2

Added deterministic latency support for 10/100/1000 Mbps Ethernet MAC with 1000BASE-X/SGMII 2XTBI PCS and IEEE 1588v2 feature enabled variation operating without internal FIFO buffer in full-duplex mode.

This feature is only supported in the Stratix® 10 E-tile devices.

Design Example for Triple-Speed Ethernet Intel® FPGA IP:
  • Added the following design example for Stratix® 10 E-tile devices:
    • 10/100/1000Mb Ethernet MAC (Fifoless) with IEEE 1588v2 and 1000BASE-X/SGMII 2XTBI PCS with E-Tile GXB Transceiver
Table 11.  v19.4.0 2021.04.01
Quartus® Prime Version Description Impact
21.1 Design Example for Triple-Speed Ethernet Intel® FPGA IP:
  • Added the following design example for Stratix® 10 E-tile devices:
    • 10/100/1000 Mb Ethernet MAC (Fifoless) with 1000 BASE-X/SGMII 2XTBI PCS with E-Tile GXB Transceiver
Table 12.  v19.4.0 2020.12.14
Quartus® Prime Version Description Impact
20.4 Added support for two new core variants for Stratix® 10 E-tile devices:
  • 10/100/1000-Mbps Ethernet MAC without internal FIFO buffers with 1000BASE-X/SGMII 2XTBI PCS
  • 10/100/1000-Mbps Ethernet MAC without internal FIFO buffers with IEEE 1588v2 and 1000BASE-X/SGMII 2XTBI PCS
Table 13.  v19.4.0 2019.12.16
Quartus® Prime Version Description Impact
19.4 Added support for the Agilex™ 7 device family.