AN 729: Implementing JESD204B IP Core System Reference Design with Nios II Processor

ID 683844
Date 5/04/2015
Public
Document Table of Contents

1.5.1. FPGA Pin Assignments

The top level signals with its corresponding FPGA pin assignments on the Arria 10 FPGA development board are listed in the table below.

Table 8.  Top Level Signals and the Corresponding FPGA Pins
Top Level Signal Name FPGA Pin Number I/O Standard Direction
global_rst_n T12 1.8 V Input
device_clk W8 LVDS Input
device_clk (n) W7 LVDS Input
mgmt_clk BD32 1.8 V Input
sma_clkout E24 1.8 V Output
spi_MISO A17 1.8 V Input
spi_MOSI F18 1.8 V Output
spi_SCLK G18 1.8 V Output
spi_SS_n[0] G21 1.8 V Output
tx_serial_data[3] Y1 High speed differential I/O Output
tx_serial_data[3] (n) Y2 High speed differential I/O Output
tx_serial_data[2] AB1 High speed differential I/O Output
tx_serial_data[2] (n) AB2 High speed differential I/O Output
tx_serial_data[1] V1 High speed differential I/O Output
tx_serial_data[1] (n) V2 High speed differential I/O Output
tx_serial_data[0] T1 High speed differential I/O Output
tx_serial_data[0] (n) T2 High speed differential I/O Output
rx_serial_data[3] W3 High speed differential I/O Input
rx_serial_data[3] (n) W4 High speed differential I/O Input
rx_serial_data[2] AA3 High speed differential I/O Input
rx_serial_data[2] (n) AA4 High speed differential I/O Input
rx_serial_data[1] Y5 High speed differential I/O Input
rx_serial_data[1] (n) Y6 High speed differential I/O Input
rx_serial_data[0] V5 High speed differential I/O Input
rx_serial_data[0] (n) V6 High speed differential I/O Input
sysref_out J19 LVDS Output
sysref_out (n) K19 LVDS Output
sync_n_out C15 LVDS Output
sync_n_out (n) B15 LVDS Output