40- and 100-Gbps Ethernet MAC and PHY MegaCore Function User Guide

ID 683114
Date 6/15/2022
Public
Document Table of Contents

3.3.4. Signals of 40-100GbE PHY‑Only IP Core Variations

40-100GbE PHY-only IP core variations are the variations that do not include a MAC. The signals in a PHY-only variation with and without adapters are described in the following formats:

  • The figures identify the IP core interfaces and the presence or absence of various signals in PHY-only IP core variations.
  • Text lists the MAC and PHY IP core variation signals present in the PHY-only variations.
  • A table lists the signals visible in the PHY-only variations that are not visible in the MAC and PHY variations.

40-100GbE PHY-only IP core variations are the variations that do not include a MAC. The signals in a PHY-only variation with and without adapters are shown in the following figures in black, purple, or dark gray. Signals shown in blue or in green are not available in the PHY-only variations.

Figure 45. Top-Level Signals of the 40-100GbE IP Core with Adapters
Figure 46. Top-Level Signals of the 40-100GbE IP Core Without Adapters

The following 40-100GbE MAC and PHY IP core signals are available in PHY-only IP core variations:

  • Clock signals:
    • clk_ref (relevant only for IP core variations with the Sync–E support option turned off)
    • tx_clk_ref (relevant only for IP core variations with the Sync–E support option turned on)
    • rx_clk_ref (relevant only for IP core variations with the Sync–E support option turned on)
    • rx_recovered_clk (relevant only for IP core variations with the Sync–E support option turned on)
    • clk_rxmac
    • clk_txmac
  • PCS and PMA reset signals:
    • pcs_tx_arst_ST
    • pcs_rx_arst_ST
    • pma_arst_ST
  • Control and status interface signals to access PHY component registers.
  • Ethernet link signals tx_serial and rx_serial.
  • PHY output status signals tx_lanes_stable and lanes_deskewed.
  • Signals to connect to the external transceiver reconfiguration controller (relevant for Arria V GZ and Stratix V devices only).
  • 40GBASE-KR4 microprocessor interface and reconfiguration interface signals.

The remaining 40-100GbE MAC and PHY IP core signals are associated with the MAC and are not available in PHY-only IP core variations.

Table 39.  40-100GbE PHY IP Core Signals Not Visible in 40-100GbE MAC and PHY IP Core

Signal Name

Direction

Description

Transmit Side Signals

tx_mii_d[<w>*64-1:0]

Input

MAC to PHY connection interface

tx_mii_c[<w>*8 -1:0]

Input

tx_mii_valid

Input

tx_mii_ready

Output

Receive Side Signals

rx_mii_d[<w>*64-1:0]

Output

PHY to MAC connection interface

rx_mii_c[<w>*8 -1:0]

Output

rx_blocks_valid

Output