Intel® Cyclone® 10 GX Core Fabric and General Purpose I/Os Handbook

ID 683775
Date 10/25/2023
Public
Document Table of Contents

4.1.5.1. Pin Mapping in Intel® Cyclone® 10 GX Devices

Table 30.  Mapping Between the Clock Input Pins, PLL Counter Outputs, and Clock Control Block Inputs for HSSI Column
Clock Fed by
inclk[0] PLL counters C0 and C2 from adjacent fPLLs.
inclk[1] PLL counters C1 and C3 from adjacent fPLLs.
inclk[2] and inclk[3] Any of the two dedicated clock pins on the same HSSI bank.
Table 31.  Mapping Between the Clock Input Pins, PLL Counter Outputs, and Clock Control Block Inputs for I/O ColumnOne counter can only be assigned to one inclk.
Clock Fed by
inclk[0] CLK_[2,3][A..L]_0p or any counters from adjacent I/O PLLs.
inclk[1] CLK_[2,3][A..L]_0n or any counters from adjacent I/O PLLs.
inclk[2] CLK_[2,3][A..L]_1p or any counters from adjacent I/O PLLs.
inclk[3] CLK_[2,3][A..L]_1n or any counters from adjacent I/O PLLs.