F-Tile Low Latency 50G Ethernet Intel® FPGA IP User Guide

ID 758946
Date 4/03/2024
Public
Document Table of Contents

3.5.2. Adding the F-Tile Reference and System PLL Clocks Intel® FPGA IP

The transceivers require a separately instantiated F-Tile Reference and System PLL Clocks Intel® FPGA IP to generate the transceiver and system phase-locked loop (PLL) reference clock.

In your IP design, you must include an F-Tile Reference and System PLL Clocks Intel® FPGA IP to pass logic generation flow. The F-Tile Reference and System PLL Clocks Intel® FPGA IP must always connect to a protocol based Intel FPGA IP. The F-Tile Reference and System PLL Clocks Intel® FPGA IP cannot be compiled or simulated as a standalone IP. For more information on parameters and port list for F-Tile Reference and System PLL Clocks Intel® FPGA IP, refer to the F-Tile Architecture and PMA and FEC Direct PHY IP User Guide.

The SYS PLL configuration for the F-Tile Low Latency 50G Ethernet Intel® FPGA IP:
  • Mode of System PLL: ETHERNET_FREQ_805_156, ETHERNET_FREQ_805_312, ETHERNET_FREQ_805_322
  • FGT Refclk frequency: 156.25 MHz/312.50 MHz/322.266 MHz
Figure 6. PLL Configuration Example for F-Tile Low Latency 50G Ethernet Intel® FPGA IP Configuration

For more information, refer to the F-Tile Ethernet Intel FPGA Hard IP User Guide.