Cyclone® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683375
Date 10/18/2023
Public
Document Table of Contents

5.1. I/O Resources Per Package for Cyclone® V Devices

The following package plan tables for the different Cyclone® V variants list the maximum I/O resources available for each package.

Table 26.  Package Plan for Cyclone® V E Devices
Member Code

M383

M484

U324

F256

U484

F484

F672

F896

GPIO GPIO GPIO GPIO GPIO GPIO GPIO GPIO
A2 223 176 128 224 224
A4 223 176 128 224 224
A5 175 224 240
A7 240 240 240 336 480
A9 240 224 336 480
Table 27.  Package Plan for Cyclone® V GX Devices
Member Code

M301

M383

M484

U324

U484

GPIO XCVR GPIO XCVR GPIO XCVR GPIO XCVR GPIO XCVR
C3 144 3 208 3
C4 129 4 175 6 224 6
C5 129 4 175 6 224 6
C7 240 3 240 6
C9 240 5
Member Code

F484

F672

F896

F1152

GPIO XCVR GPIO XCVR GPIO XCVR GPIO XCVR
C3 208 3
C4 240 6 336 6
C5 240 6 336 6
C7 240 6 336 9 480 9
C9 224 6 336 9 480 12 560 12
Table 28.  Package Plan for Cyclone® V GT Devices Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone® V Device Handbook Volume 2: Transceivers.
Member Code

M301

M383

M484

U484

GPIO XCVR GPIO XCVR GPIO XCVR GPIO XCVR
D5 129 4 175 6 224 6
D7 240 3 240 6
D9 240 5
Member Code

F484

F672

F896

F1152

GPIO XCVR GPIO XCVR GPIO XCVR GPIO XCVR
D5 240 6 336 6
D7 240 6 336 9 480 9
D9 224 6 336 9 480 12 560 12
Table 29.  Package Plan for Cyclone V SE Devices The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
Member Code

U484

U672

F896

FPGA GPIO HPS I/O FPGA GPIO HPS I/O FPGA GPIO HPS I/O
A2 66 151 145 181
A4 66 151 145 181
A5 66 151 145 181 288 181
A6 66 151 145 181 288 181
Table 30.  Package Plan for Cyclone V SX DevicesThe HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
Member Code

U672

F896

FPGA GPIO HPS I/O XCVR FPGA GPIO HPS I/O XCVR
C2 145 181 6
C4 145 181 6
C5 145 181 6 288 181 9
C6 145 181 6 288 181 9
Table 31.  Package Plan for Cyclone® V ST Devices
  • The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
  • Transceiver counts shown are for transceiver ≤5 Gbps . 6 Gbps transceiver channel count support depends on the package and channel usage. For more information about the 6 Gbps transceiver channel count, refer to the Cyclone® V Device Handbook Volume 2: Transceivers.
Member Code

F896

FPGA GPIO HPS I/O XCVR
D5 288 181 9
D6 288 181 9

For more information about each device variant, refer to the device overview.