Cyclone® V Device Handbook: Volume 1: Device Interfaces and Integration

ID 683375
Date 10/18/2023
Public
Document Table of Contents

5.6.4. Modular I/O Banks for Cyclone® V SE Devices

Table 45.  Modular I/O Banks for Cyclone® V SE Devices
Note: The HPS row and column I/O counts are the number of HPS-specific I/O pins on the device. Each HPS-specific pin may be mapped to several HPS I/Os.
Member Code A2 A4 A5 A6
Package U484 U672 U484 U672 U484 U672 F896 U484 U672 F896
FPGA I/O Bank 3A 16 16 16 16 16 16 32 16 16 32
3B 6 32 6 32 6 32 48 6 32 48
4A 22 68 22 68 22 68 80 22 68 80
5A 16 16 16 16 16 16 32 16 16 32
5B 7 16 7 16
HPS Row I/O Bank 6A 52 56 52 56 52 56 56 52 56 56
6B 23 44 23 44 23 44 44 23 44 44
HPS Column I/O Bank 7A 19 19 19 19 19 19 19 19 19 19
7B 21 22 21 22 21 22 22 21 22 22
7C 8 12 8 12 8 12 12 8 12 12
7D 14 14 14 14 14 14 14 14 14 14
FPGA I/O Bank 8A 6 13 6 13 6 6 80 6 6 80
Total 203 312 203 312 203 312 455 203 312 455