CPRI Intel® FPGA IP User Guide

ID 683595
Date 4/04/2022
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

5.27. DELAY_CAL_STD_CTRL3 Register

Table 81.  DELAY_CAL_STD_CTRL3 Register at Offset 0x68 This register is available only in CPRI master Intel® FPGA IP cores with the single-trip delay calibration feature.
Bits Field Name Type Value on Reset Description
31:17 Reserved UR0 15'b0
16 cal_send_en RW 1'b0 Enable a CPRI master IP core to include TX delay information in outgoing CPRI communication.

Software must specify the location of this information in the transmitted radio frame by writing the location information in the cal_send_seq and cal_send_x fields.

15 Reserved UR0 1'b0
14:8 cal_send_seq RW 7'b0 In a CPRI master IP core, specifies the sequence number in the outgoing basic frame that is the location of the TX delay information the IP core provides to the receiving CPRI slave.
Note: If the CPRI slave that receives CPRI communication from this IP core on the CPRI link is CPRI Intel FPGA IP, the value in this field must be identical to the value in the cal_rcv_seq field of the DELAY_CAL_STD_CTRL4 register in that CPRI slave.
7:0 cal_send_x RW 8'b0 In a CPRI master Intel® FPGA IP core, specifies the basic frame number in the incoming hyperframe that is the location of the TX delay information the IP core provides to the receiving CPRI slave.
Note: If the CPRI slave that receives CPRI communication from this IP core on the CPRI link is CPRI Intel FPGA IP, the value in this field must be identical to the value in the cal_rcv_x field of the DELAY_CAL_STD_CTRL4 register in that CPRI slave.