Cyclone® V Device Overview

ID 683694
Date 5/07/2018
Public
Document Table of Contents

Package Plan

Table 13.  Package Plan for Cyclone V SX DevicesThe HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.
Member Code

U672

(23 mm)

F896

(31 mm)

FPGA GPIO HPS I/O XCVR FPGA GPIO HPS I/O XCVR
C2 145 181 6
C4 145 181 6
C5 145 181 6 288 181 9
C6 145 181 6 288 181 9