Intel Agilex® 7 Clocking and PLL User Guide: F-Series and I-Series

ID 683761
Date 7/13/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.2.4. PLL Architecture

Figure 9. I/O Bank I/O PLL High-Level Block Diagram for F-Series and I-Series Devices
Figure 10. Fabric-Feeding I/O PLL High-Level Block Diagram for F-Series and I-Series Devices
Note: The dedicated clock inputs can feed only one PLL via the dedicated clock path. To feed the second PLL, the clock must be routed onto a global clock network.