Arria V Hard Processor System Technical Reference Manual

ID 683011
Date 12/02/2022
Public
Document Table of Contents

10.5. L2 Cache

The MPU subsystem includes a secondary 512 KB L2 shared, unified cache memory.